XC2C64A-7VQG100C Programmable IC Chips Complex Programmable Logic Devices
|
XC2C64A-7VQG100C Programmable FPGA Complex Programmable Logic Devices XC2C64A
Specifications
Description Xilinx CoolRunner™-II CPLDs deliver the high speed and ease of use associated with the XC9500/XL/XV CPLD family with the extremely low power versatility of the XPLA3 family in a single CPLD. This means that the exact same parts can be used for high-speed data communications/ computing systems and leading edge portable products, with the added benefit of In System Programming. Low power consumption and high-speed operation are combined into a single family that is easy to use and cost effective. Clocking techniques and other power saving features extend the users’ power budget. The design features are supported starting with Xilinx ISE® 4.1i WebPACK tool.
Features • Optimized for 1.8V systems - Industry’s fastest low power CPLD - Densities from 32 to 512 macrocells • Industry’s best 0.18 micron CMOS CPLD - Optimized architecture for effective logic synthesis - Multi-voltage I/O operation — 1.5V to 3.3V • Advanced system features - Fastest in system programming · 1.8V ISP using IEEE 1532 (JTAG) interface - On-The-Fly Reconfiguration (OTF) - IEEE1149.1 JTAG Boundary Scan Test - Optional Schmitt trigger input (per pin) - Multiple I/O banks on all devices - Unsurpassed low power management · DataGATE external signal control - Flexible clocking modes ·Optional DualEDGE triggered registers · Clock divider (÷ 2,4,6,8,10,12,14,16) · CoolCLOCK - Global signal options with macrocell control · Multiple global clocks with phase selection per macrocell · Multiple global output enables · Global set/reset - Abundant product term clocks, output enables and set/resets - Efficient control term clocks, output enables and set/resets for each macrocell and shared across function blocks - Advanced design security - Open-drain output option for Wired-OR and LED drive - Optional bus-hold, 3-state or weak pullup on select I/O pins - Optional configurable grounds on unused I/Os - Mixed I/O voltages compatible with 1.5V, 1.8V, 2.5V, and 3.3V logic levels on all parts
CoolRunner-II CPLD Family Parameters
Trading Guide
Field Programmable Gate Array XC7A35T-2FGG484I |
||||||||||||||||||||||||||||||||||||||||||||||||||||
Product Tags: XC2C64A-7VQG100C Programmable IC Chips XC2C64A-7VQG100C programmable logic device ic |
![]() |
EPM570T144C5N programmable fpga CPLD Complex Programmable Logic Devices 2.5 V 3.3 VTQFP-144 |
![]() |
EP1C6Q240C8 IC CHIP PROGRAMMER EP1C6Q240C8N FPGA FIELD PROGRAMMABLE GATE ARRAY FPGA CYCLONE I 598 LABS 185 IOS |
![]() |
SR1X7- E3827 CPU IC Chips with 3 Working Days Lead Time and Rohs Yes |
![]() |
SR1X7-E3827Program Supply Voltage –2 To 14 V SR1X7 Rohs Yes Best Choice |
![]() |
5CEFA9F23I7N FPGA IC Field Programmable Gate Array 1.5 GHz |
![]() |
Versatile Programmable IC Chips 5CEFA9F23I7N Supply Voltage –2 To 14 V |